**Integration Manual**

**For**

**‘PolarityCfg’**

**VERSION: 1.0**

**DATE: 26-May-2015**

**Prepared By:**

**Sankardu Varadapureddi,**

**Nexteer Automotive,**

**Saginaw, MI, USA**

**Revision History**

|  |  |  |  |  |
| --- | --- | --- | --- | --- |
| **Sl. No.** | **Description** | **Author** | **Version** | **Date** |
| 1 | Initial version | Sankardu Varadapureddi | 1.0 | 26-May-2015 |
|  |  |  |  |  |

**Table of Contents**

[1 Abbrevations And Acronyms 4](#_Toc420486992)

[2 References 5](#_Toc420486993)

[3 Dependencies 6](#_Toc420486994)

[3.1 SWCs 6](#_Toc420486995)

[3.2 Global Functions(Non RTE) to be provided to Integration Project 6](#_Toc420486996)

[4 Configuration REQUIREMeNTS 7](#_Toc420486997)

[4.1 Build Time Config 7](#_Toc420486998)

[4.2 Configuration Files to be provided by Integration Project 7](#_Toc420486999)

[4.3 Da Vinci Parameter Configuration Changes 7](#_Toc420487000)

[4.4 DaVinci Interrupt Configuration Changes 7](#_Toc420487001)

[4.5 Manual Configuration Changes 7](#_Toc420487002)

[5 Integration DATAFLOW REQUIREMENTS 8](#_Toc420487003)

[5.1 Required Global Data Inputs 8](#_Toc420487004)

[5.2 Required Global Data Outputs 8](#_Toc420487005)

[5.3 Specific Include Path present 8](#_Toc420487006)

[6 Runnable Scheduling 9](#_Toc420487007)

[7 Memory Map REQUIREMENTS 10](#_Toc420487008)

[7.1 Mapping 10](#_Toc420487009)

[7.2 Usage 10](#_Toc420487010)

[7.3 Non RTE NvM Blocks 10](#_Toc420487011)

[7.4 RTE NvM Blocks 10](#_Toc420487012)

[8 Compiler Settings 11](#_Toc420487013)

[8.1 Preprocessor MACRO 11](#_Toc420487014)

[8.2 Optimization Settings 11](#_Toc420487015)

[9 Appendix 12](#_Toc420487016)

# Abbrevations And Acronyms

|  |  |
| --- | --- |
| **Abbreviation** | **Description** |
| DFD | Design functional diagram |
| MDD | Module design Document |
|  |  |
|  |  |

# References

This section lists the title & version of all the documents that are referred for development of this document

|  |  |  |
| --- | --- | --- |
| **Sr. No.** | **Title** | **Version** |
| 1 | FDD – ES102A\_PolarityCfg\_Design | See Synergy sub project version |
| 2 | Software Naming Conventions | Process 3.06.00 |
| 3 | Software Design and Coding Standards | Process 3.06.00 |
|  |  |  |
|  |  |  |

# Dependencies

## SWCs

|  |  |
| --- | --- |
| **Module** | **Required Feature** |
| **None** |  |

## Global Functions(Non RTE) to be provided to Integration Project

None

# Configuration REQUIREMeNTS

## Build Time Config

|  |  |  |
| --- | --- | --- |
| **Modules** | **Notes** |  |
| **None** |  |  |

## Configuration Files to be provided by Integration Project

None

## Da Vinci Parameter Configuration Changes

|  |  |  |
| --- | --- | --- |
| **Parameter** | **Notes** | **SWC** |
| **None** |  |  |

## DaVinci Interrupt Configuration Changes

|  |  |  |  |
| --- | --- | --- | --- |
| **ISR Name** | **VIM #** | **Priority Dependency** | **Notes** |
| **None** |  |  |  |

## Manual Configuration Changes

|  |  |  |
| --- | --- | --- |
| **Constant** | **Notes** | **SWC** |
| **None** |  |  |

# Integration DATAFLOW REQUIREMENTS

## Required Global Data Inputs

Refer DataDict.m file in the FDD

## Required Global Data Outputs

Refer DataDict.m file file in the FDD

## Specific Include Path present

No

# Runnable Scheduling

This section specifies the required runnable scheduling.

|  |  |  |
| --- | --- | --- |
| **Init** | **Scheduling Requirements** | **Trigger** |
| **PolarityCfgInit1** | None | Init |

|  |  |  |
| --- | --- | --- |
| **Runnable** | **Scheduling Requirements** | **Trigger** |
| **PolarityCfgRead\_Oper**  **PolarityCfgWr\_Oper** |  | On event  On event |

# Memory Map REQUIREMENTS

## Mapping

|  |  |  |
| --- | --- | --- |
| **Memory Section** | **Contents** | **Notes** |
| **None** |  |  |
|  |  |  |

\* Each …START\_SEC… constant is terminated by a …STOP\_SEC… constant as specified in the AUTOSAR Memory Mapping requirements.

## Usage

|  |  |  |
| --- | --- | --- |
| **Feature** | **RAM** | **ROM** |
| **<Memmap usuage info>** |  |  |

Table 1: ARM Cortex R4 Memory Usage

## Non RTE NvM Blocks

|  |
| --- |
| **Block Name** |
| **None** |

## RTE NvM Blocks

|  |
| --- |
| **Block Name** |
| **PolarityCfgSaved** |

# Compiler Settings

## Preprocessor MACRO

None.

## Optimization Settings

None

# Appendix

*None*